Home
Categories
EXPLORE
True Crime
Comedy
Society & Culture
Business
Sports
Health & Fitness
Technology
About Us
Contact Us
Copyright
© 2024 PodJoint
Loading...
0:00 / 0:00
Podjoint Logo
US
Sign in

or

Don't have an account?
Sign up
Forgot password
https://is1-ssl.mzstatic.com/image/thumb/Podcasts122/v4/95/e8/62/95e862ca-b419-69d6-a2d5-48eca0365fb4/mza_159573831207982740.jpeg/600x600bb.jpg
Hardware-Conscious Data Processing (ST 2022) - tele-TASK
Prof. Dr. Tilmann Rabl
19 episodes
3 hours ago
Hardware development continuously advances, with different technologies improving at different pace. While the amount of transistors in a CPU package are growing, the single core performance is stagnating due to physical limitations. These trends require changes in data processing to keep database management systems efficient. In this lecture, we will take a look at current computer architectures and accelerator technologies and how they can be used for efficient data processing. We will cover CPU and memory architecture; the storage hierarchy; modern memory technolgoies, such as NVM and NVMe; fast interconnects, such as Infiniband, RDMA, and NVLink; and accelerators, such as GPUs and FPGAs. The course has a significant practical part, where the students learn to implement data structures and algorithms tailored to hardware concious data processing.
Show more...
Courses
Education
RSS
All content for Hardware-Conscious Data Processing (ST 2022) - tele-TASK is the property of Prof. Dr. Tilmann Rabl and is served directly from their servers with no modification, redirects, or rehosting. The podcast is not affiliated with or endorsed by Podjoint in any way.
Hardware development continuously advances, with different technologies improving at different pace. While the amount of transistors in a CPU package are growing, the single core performance is stagnating due to physical limitations. These trends require changes in data processing to keep database management systems efficient. In this lecture, we will take a look at current computer architectures and accelerator technologies and how they can be used for efficient data processing. We will cover CPU and memory architecture; the storage hierarchy; modern memory technolgoies, such as NVM and NVMe; fast interconnects, such as Infiniband, RDMA, and NVLink; and accelerators, such as GPUs and FPGAs. The course has a significant practical part, where the students learn to implement data structures and algorithms tailored to hardware concious data processing.
Show more...
Courses
Education
Episodes (19/19)
Hardware-Conscious Data Processing (ST 2022) - tele-TASK
Query Compilation for Modern, Heterogenous Processors
3 years ago
1 hour 19 minutes 58 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
Efficient Answering of Historical What-if Queries
3 years ago
56 minutes 31 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
Field Programmable Gate Arrays
3 years ago
1 hour 12 minutes 17 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
Data Processing on GPUs II
3 years ago
1 hour 28 minutes 12 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
Data Processing on GPUs
3 years ago
1 hour 21 minutes 52 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
Networking
3 years ago
1 hour 26 minutes 56 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
Storage
3 years ago
1 hour 27 minutes 24 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
Persistent Memory
3 years ago
1 hour 30 minutes 18 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
Query Execution Models
3 years ago
1 hour 26 minutes 4 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
Data Structures
3 years ago
1 hour 28 minutes 47 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
Multicore Parallelism & Non-Uniform Memory Access
3 years ago
1 hour 18 minutes 35 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
Multicore Parallelism
3 years ago
1 hour 27 minutes 50 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
SIMD & Task 1: SIMD Scan
3 years ago
55 minutes 51 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
CPU - Instruction Execution & SIMD
3 years ago
1 hour 25 minutes 59 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
CPU - Instruction Execution
3 years ago
1 hour 26 minutes 28 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
CPU and Caching
3 years ago
1 hour 29 minutes 39 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
Performance Management & Benchmarking
3 years ago
1 hour 32 minutes 31 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
Introduction
3 years ago
1 hour 17 minutes 44 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
DBMS Recap
3 years ago
1 hour 16 minutes 14 seconds

Hardware-Conscious Data Processing (ST 2022) - tele-TASK
Hardware development continuously advances, with different technologies improving at different pace. While the amount of transistors in a CPU package are growing, the single core performance is stagnating due to physical limitations. These trends require changes in data processing to keep database management systems efficient. In this lecture, we will take a look at current computer architectures and accelerator technologies and how they can be used for efficient data processing. We will cover CPU and memory architecture; the storage hierarchy; modern memory technolgoies, such as NVM and NVMe; fast interconnects, such as Infiniband, RDMA, and NVLink; and accelerators, such as GPUs and FPGAs. The course has a significant practical part, where the students learn to implement data structures and algorithms tailored to hardware concious data processing.